1. |
陳其賢, 廖益聖, 陳永欽 and 易昶霈, "區塊鏈應用於電子病歷系統," 2021 全國智慧運算會議, Kinmen, 2021.
|
2. |
易昶霈 and 王昱竣, "基於被動式RFID室內追蹤與寵物飲食控管的智能健康系," 2017年跨校聯合學術研討會, pp. 5-8, 2017.
|
3. |
易昶霈 and 蘇威毓, "環境溫溼度監測系統結合Google API," 2017年跨校聯合學術研討會, pp. 10-13, 2017.
|
4. |
Shu-Chung Yi, "A resister string DAC for Video application," IEEE International Conference on Intelligent Information Hiding and Multimedia Signal Processing, Kaohsiung, 2007.
|
5. |
Shu-Chung Yi, "A Chinese abacus DAC for Video application," IEEE International Conference on Intelligent Information Hiding and Multimedia Signal Processing, Kaohsiung, 2007.
|
6. |
Shu-Chung Yi, "Implementation of an Efficient DWT Using a FPGA on a Real-time Platform," IEEE Second International Conference on Innovative Computing, Information and Control, Beigin, 2007.
|
7. |
Shu-Chung Yi, "The novel Chinese abacus adder," 2007 International Symposium on VLSI Design, Automation and Test, ShinChu, 2007.
|
8. |
Shu-Chung Yi, "A novel high speed Chinese abacus multiplier," International MultiConference of Engineers and Computer Scientists, Hong Kong, 2007.
|
9. |
Shu-Chung Yi, "The new architecture of radix-4 Chinese abacus adder," IEEE International Symposium on Multiple-Valued Logic, Singapore, 2006.
|
10. |
Shu-Chung Yi, "A Low-Power Efficient Direct Digital Frequency Synthesizer based on New Two-Level Lookup Table," IEEE Canadian Conference on Electrical and Computer Engineering, Ottawa, 2006.
|
11. |
Shu-Chung Yi, "High Radix Chinese Abacus Adders," 2005年民生電子暨信號處理研討會, ShinChu, 2005.
|
12. |
Shu-Chung Yi, "Satellite Interference Detection Using Real-TimeWatermarking Technique for SMS," IEEE Third International Conference on Information Technology and Applications, Australia, 2005.
|
13. |
Shu-Chung Yi, "Adders Designed by using Chinese Abacus," 2005國際學術研討會, 銘傳大學, 2005.
|
14. |
Shu-Chung Yi, "Large-scale Circuit Simulation by using Composition of Waveform Relaxation and Iterated Timing Analysis Algorithms," Design, Test, Integration and Packaging of MEMS/MOEMS 2004, USA, 2004.
|
15. |
易昶霈, "VLSI Design of a Low Power Adder," 九十三年度中華技術學院論文發表研討會, 台北市, 2004.
|
16. |
易昶霈, "Polygonal FPGA Design," 2004國際學術研討會, 銘傳大學, 2004.
|
17. |
Shu-Chung Yi, "Transmission Gate chains design in adders," 2004國際學術研討會, 銘傳大學, 2004.
|
18. |
Shu-Chung Yi, "Large-scale Circuit Simulation by using Selective-tracing Waveform Relaxation and Iterated Timing Analysis," The 46th IEEE Midwest Symposium On Circuits and Systems, Egypt, 2003.
|
19. |
Shu-Chung Yi, "Transmission Gates design for Low Power adders," International Conference on Informatics, Cybernetics and Systems, KaoShung, 2003.
|
20. |
易昶霈, "VLSI IMPLEMENTATION OF POLYGONAL FPGA DESIGN," The 14thVLSI Design/CAD Symposium, 花蓮, 2003.
|
21. |
易昶霈, "YUV12到RGB的色彩空間轉換," 九十年度中華技術學院論文發表研討會, 中華技術學院, 2001.
|